beased g.t. operating are within the linear portion of the active region of the JFET. But in case of FET · Introduction to JAET Biasing: ID = f (VGS) In BJT Ic+IB=IE Ic = BIB In LL Ic > I, ≥ I€ Amplification Ic .. In case of BJT, the variation of Te with Is is LINEAR.



In FET Q-pt. is (Vas , Ib)

1) Fixed Biasing
2) Self-Biasing (Biasing methods in case of
3) Voltage Divides Bias (JFET
4) Source Bias

# BIASING CIRCUITS USED FOR JFET

- Fixed bias circuit
- Self bias circuit
- Potential Divider bias circuit

#### INTRODUCTION

The general relationships that can be applied to the dc analysis of all FET amplifiers are

 $I_G \cong 0 \text{ A}$  and  $I_D = I_S$ 

For <u>JFETs</u> and <u>depletion-type MOSFETs</u>, Shockley's equation is applied to relate the input and output quantities:

$$I_D = I_{DSS} \left( 1 - \frac{V_{GS}}{V_P} \right)^2$$

For enhancement-type MOSFETs, the following equation is applicable:

$$I_D = k(V_{GS} - V_T)^2$$

It is particularly important to realize that all of the equations above are for the device only!. They do not change with each network configuration so long as the device is in active region.

### (A) FIXED-BIAS CONFIGURATION



For dc analysis;

$$I_G \cong 0 \text{ A}$$
 
$$V_{R_G} = I_G R_G = (0 \text{ A}) R_G = 0 \text{ V}$$



V<sub>i</sub>&V<sub>o</sub>:input & output ac levels
C<sub>1</sub>&C<sub>2</sub>: the coupling capacitors
(open for dc analysis &
low impedance (essentially
short circuit) for ac analysis.

The zero-volt drop across R<sub>G</sub> permits replacing R<sub>G</sub> by a short-circuit equivalent, as appearing in the network redrawn for the dc analysis.



The fact that the negative terminal of the battery is connected directly to the defined positive potential of  $V_{GS}$  clearly reveals that the polarity of  $V_{GS}$  is directly opposite to that of  $V_{GG}$ .

KVL in the clockwise direction will result in

$$-V_{GG} - V_{GS} = 0$$
$$V_{GS} = -V_{GG}$$

Since V<sub>GG</sub> is a fixed dc supply, the voltage V<sub>GS</sub> is fixed in magnitude, resulting in the notation "fixed-bias configuration".

The resulting level of drain current I<sub>D</sub> is now controlled by Shockley's equation.

$$I_D = I_{DSS} \left( 1 - \frac{V_{GS}}{V_P} \right)^2$$

Since V<sub>GS</sub> is fixed quantity, its magnitude and sign can simply be substituted into Shockley's equation and the resulting level of I<sub>D</sub> calculated. Here, a mathematical solution to a FET configuration is quite direct.

Case I: 
$$V_{GS} = OV$$
 Case II:  $I_D = OA$  Case III:  $V_{GS} = \frac{VP}{2}$ 

$$I_D = I_{DSS}$$

$$P1 = (0, I_{DSS})$$

$$V_{GS} = V_P$$

$$OJ, 8mA$$

$$V_{CS} = (V_P, O)$$

$$V_{CS} = ($$



On the other hand, graphical analysis would require a plot of Shockley's equation. Recall that choosing V<sub>GS</sub>=V<sub>P</sub>/2 will result in a drain current of I<sub>DSS</sub>/4 when plotting the equation.



In this analysis, four points defined by I<sub>DSS</sub>, V<sub>P</sub> and intersection will be sufficient for plotting the curve.



The fixed level of  $V_{GS}$  has been superimposed as a vertical line at  $V_{GS} = -V_{GG}$ .

The quiescent level of I<sub>D</sub> is determined by drawing a horizontal line from the Q-point to the vertical I<sub>D</sub> axis.



Once the network is constructed and operating, the dc levels of I<sub>D</sub> and V<sub>GS</sub> that will be measured by the meters are the quiescent values.

The drain-to-source voltage, V<sub>DS</sub> of the output section can be determined by applying KVL;

$$+V_{DS}+I_DR_D-V_{DD}=0$$

$$V_{DS} = V_{DD} - I_D R_D$$

Recall that single-subscript voltages refer to the voltage at a point with respect to ground.

$$V_S = 0 \text{ V}$$

#### Using double-subscript notation:

$$V_{DS} = V_D - V_S$$

$$V_D = V_{DS} + V_S = V_{DS} + 0 \text{ V}$$

$$V_D = V_{DS}$$

$$V_{GS} = V_G - V_S$$

$$V_G = V_{GS} + V_S = V_{GS} + 0 \text{ V}$$

$$V_G = V_{GS}$$

#### Example (1): Determine the following.

- (a)  $V_{GS_o}$ .
- (b)  $I_{D_0}$ .
- (c) V<sub>DS</sub>.
- (d)  $V_D$ .
- (e) V<sub>G</sub>.
- (f)  $V_S$ .

#### Solution:

Mathematical Approach

$$\begin{array}{c|c} & & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & & & \\ & &$$

(a) 
$$V_{GS_0} = -V_{GG} = -2 \text{ V}$$

(b) 
$$I_{D_0} = I_{DSS} \left( 1 - \frac{V_{GS}}{V_P} \right)^2 = 10 \text{ mA} \left( 1 - \frac{-2 \text{ V}}{-8 \text{ V}} \right)^2$$
  
=  $10 \text{ mA} (1 - 0.25)^2 = 10 \text{ mA} (0.75)^2 = 10 \text{ mA} (0.5625)$   
=  $5.625 \text{ mA}$ 

(c) 
$$V_{DS} = V_{DD} - I_D R_D = 16 \text{ V} - (5.625 \text{ mA})(2 \text{ k}\Omega)$$
  
= 16 V - 11.25 V = 4.75 V

(d) 
$$V_D = V_{DS} = 4.75 \text{ V}$$

(e) 
$$V_G = V_{GS} = -2 \text{ V}$$

(f) 
$$V_S = \mathbf{0} \mathbf{V}$$

#### (B) SELF-BIAS CONFIGURATION

The self-bias configuration eliminates the need for two dc supplies as required for fixed-bias configuration. The controlling gate-to-source voltage,  $V_{GS}$  is now determined by the voltage across a resistor  $R_S$  introduced in the source leg of the configuration.



For the dc analysis, the capacitors can again be replaced by "open circuits" and the resistor  $R_G$  replaced by a short-circuit equivalent since  $I_G = 0A$ .

The current through  $R_s$  is the source current  $I_s$ , but  $I_s = I_D$  and

$$V_{R_S} = I_D R_S$$

For the indicated loop, we find that

$$-V_{GS} - V_{R_S} = 0$$

$$V_{GS} = -V_{R_S}$$

$$V_{GS} = -I_D R_S$$

Note that  $V_{GS}$  is a function of the output current  $I_{D}$  and not fixed in magnitude as occurred for the fixed-bias configuration.

The mathematical solution could be obtained simply by substituting the above equation into Shockley's equation as shown below;

$$I_D = I_{DSS} \left( 1 - \frac{V_{GS}}{V_P} \right)^2$$

$$= I_{DSS} \left( 1 - \frac{-I_D R_S}{V_P} \right)^2$$

$$I_D = I_{DSS} \left( 1 + \frac{I_D R_S}{V_P} \right)^2$$

## Self-Bias Configuration of JFET (Graphical Approach)

$$\frac{I_{DSS} = 8mA}{V_{p} = -6V}$$

$$I_D = I_{DSS} \left( 1 - \frac{V_{GS}}{V_p} \right)^2$$

$$I_0 = I_{055} = \frac{8mA}{4} = \frac{2mA}{4}$$



$$y = mx + C$$

$$V_{GS} = -I_{O}R_{S}$$

$$Z \qquad y$$

$$I_{O} = (-I_{O})V_{GS}$$

$$Y_{GS} = OV$$

$$Y_{O} = OA$$

$$I_{O} = I_{OSS}/2$$

$$V_{GS} = -I_{OSS}/2$$

$$V_{GS} = -I_{OSS}/2$$

#### Graphical Approach:



First, the transfer characteristics are defined using 4 points technique.

Then, a straight line has to be defined on the same graph by identifying two points.

Point (1); The most obvious condition to apply is  $I_D = 0$  A since it results in  $V_{GS} = -I_D R_S = (0 \text{ A}) R_S = 0 \text{ V}$ . Therefore, the first point is  $I_D = 0$ A and  $V_{GS} = 0$ V.

Point (2): For example, we choose a level of I<sub>D</sub> equal to one-half the saturation level.

$$I_D = \frac{I_{DSS}}{2}$$

$$V_{GS} = -I_D R_S = -\frac{I_{DSS} R_S}{2}$$

The straight line is drawn using the above two points and the quescient point obtained at the intersection of the straight line plot and the device characteristic curve.

The quescient values of  $I_D$  and  $V_{GS}$  can then be determined and used to find the other quantities of interest.

The level of V<sub>DS</sub> can be determined by applying KVL to the output circuit.

$$V_{R_S} + V_{DS} + V_{R_D} - V_{DD} = 0$$

$$V_{DS} = V_{DD} - V_{R_S} - V_{R_D} = V_{DD} - I_S R_S - I_D R_D$$

$$I_D = I_S$$

$$V_{DS} = V_{DD} - I_D (R_S + R_D)$$

In addition;

$$V_S = I_D R_S$$

$$V_G = 0 \text{ V}$$

$$V_D = V_{DS} + V_S = V_{DD} - V_{R_D}$$

### Example (2): Determine the following.

- (a)  $V_{GS_Q}$ .
- (b)  $I_{D_Q}$
- (c)  $V_{DS}$ .
- (d)  $V_S$ .
- (e)  $V_G$ .
- (f)  $V_D$ .



## Basic equation;

$$V_{GS} = -I_D R_S$$

Example:  $I_D = 4 \text{ mA}$ ,  $V_{GS} = -(4 \text{ mA})(1 \text{ k}\Omega) = -4 \text{ V}$ 





(a) 
$$V_{GS_Q} = -2.6 \text{ V}$$

(b) At the quiescent point:

$$I_{D_o} = 2.6 \,\mathrm{mA}$$

(c) Eq. (6.11): 
$$V_{DS} = V_{DD} - I_D(R_S + R_D)$$
  
= 20 V - (2.6 mA)(1 k $\Omega$  + 3.3 k $\Omega$ )  
= 20 V - 11.18 V  
= **8.82** V

(d) Eq. (6.12): 
$$V_S = I_D R_S$$
  
=  $(2.6 \text{ mA})(1 \text{ k}\Omega)$   
=  $2.6 \text{ V}$ 

(e) Eq. (6.13): 
$$V_G = 0 \text{ V}$$

(f) Eq. (6.14): 
$$V_D = V_{DS} + V_S = 8.82 \text{ V} + 2.6 \text{ V} = 11.42 \text{ V}$$
  
or  $V_D = V_{DD} - I_D R_D = 20 \text{ V} - (2.6 \text{ mA})(3.3 \text{ k}\Omega) = 11.42 \text{ V}$ 

#### (C) VOLTAGE-DIVIDER BIASING

The voltage-divider bias arrangement applied to BJT transistor amplifiers is also applied To FET amplifiers.



The basic construction is exactly the same but the dc analysis of each is quite difference.

I<sub>G</sub> = 0A for FET amplifiers, but the magnitude of I<sub>B</sub> for common-emitter BJT amplifiers can affect the dc levels of current and voltage in both the input and output circuits.

Recall that I<sub>B</sub> provided the link between input and output circuits for the BJT voltage-divider configuration while V<sub>GS</sub> will do the same for the FET configuration.

The network can be redrawn as shown in the next slide for the dc analysis. Note that all the capacitors, including the bypass capacitor  $C_s$ , have been replaced by an "open-circuit" equivalent. In addition, the source  $V_{DD}$  was separated into two equivalent sources to permit a further separation of the input and output regions of the network.



KCL requires that  $I_{R1} = I_{R2}$  and the series equivalent circuit appearing to the left of the figure can be used to find the level of  $V_{G}$ .

The voltage V<sub>G</sub>, equal to the voltage across R<sub>2</sub>, can be found using the voltage-divider rule as follows:

$$V_G = \frac{R_2 V_{DD}}{R_1 + R_2}$$

KVL in the clockwise direction to the indicated loop will result in

$$V_G - V_{GS} - V_{R_S} = 0$$
$$V_{GS} = V_G - V_{R_S}$$

and substituting  $V_{R_S} = I_S R_S = I_D R_S$ , we have

$$V_{GS} = V_G - I_D R_S$$

The procedure for plotting the above equation is not a difficult one and will proceed in the next slide.

Since any straight line requires two points to be defined, first we can use the fact that anywhere on the horizontal axis, the current  $I_D = 0$  mA. Therefore, select  $I_D$  to be 0 mA, we are stating that we are somewhere on the horizontal axis.

The exact location can be determined by substituting  $I_D = 0$  mA into the previous equation and finding the resulting value of  $V_{GS}$  as follows:

$$V_{GS} = V_G - I_D R_S$$

$$= V_G - (0 \text{ mA}) R_S$$

$$V_{GS} = V_G |_{I_b = 0 \text{ mA}}$$

Point No.1

The result specifies that whenever we plot the above equation, if we choose  $I_D = 0$  mA, the value of  $V_{GS}$  for the plot will be  $V_{G}$  volts.

For the other point, let us employ the fact that at any point on the vertical axis  $V_{GS} = 0 \text{ V}$  and solve for the resulting value of  $I_D$ :

$$V_{GS} = V_G - I_D R_S$$

$$0 \text{ V} = V_G - I_D R_S$$

$$I_D = \frac{V_G}{R_S} \Big|_{V_{GS} = 0 \text{ V}}$$

Point No.2



The two points defined in the previous slide permit the drawing of a straight line. The intersection of the straight line with the transfer curve in the region to the left of the vertical axis will define the operating point and the corresponding levels of  $I_D$  and  $V_{GS}$ .

$$V_{GS} = V_G - I_D R_S$$

$$0 V = V_G - I_D R_S$$

$$I_D = \frac{V_G}{R_S} \Big|_{V_{GS} = 0 \text{ V}}$$

Since the intersection on the vertical axis is determined by  $I_D = V_G/R_S$  and  $V_G$  is fixed by the input network, increasing values of  $R_S$  will reduce the level of the  $I_D$  intersection as shown in the figure.

It is fairly obvious that:

Increasing values of R<sub>S</sub> result in lower quiescent values of I<sub>D</sub> and more negative values of V<sub>GS</sub>.



Once the quiescent values of I<sub>DQ</sub> and V<sub>GSQ</sub> are determined, the remaining network analysis can be performed in the usual manner.

That is,





### Example (3): Determine the following.

- (a)  $I_{D_{\varrho}}$  and  $V_{GS_{\varrho}}$ . (b)  $V_{D}$ . (c)  $V_{S}$ .

- (d)  $V_{DS}$ .
- (e)  $V_{DG}$ .



## Example (4): Determine the following.

- (a)  $I_{D_Q}$  and  $V_{GS_Q}$ . (b)  $V_{DS}$ . (c)  $V_D$ . (d)  $V_S$ .



## THE FIELD-EFFECT TRANSISTOR

#### Comparison between the BJT and the FET

| BJT | •                                                                                                                                             | FET |                                                                                                                                                                                                                                                                       |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.  | Two types of carriers (electrons and holes) are required.                                                                                     | 1.  | Only one type of carrier (electron or hole) is required.                                                                                                                                                                                                              |
| 2.  | Carriers move through the base by diffusion process.                                                                                          | 2.  | Carriers move through the channel by drift process.                                                                                                                                                                                                                   |
| 3.  | The BJT has a comparatively lower switching<br>speed due to the diffusion process.                                                            | 3.  | The FET has a higher switching speed due to<br>the drift process; the drift of the carrier is faster<br>than diffusion.                                                                                                                                               |
| 4.  | The BJT is not a thermally stable device.                                                                                                     | 4.  | The FET has a negative temperature coeffi-<br>cient at high-current operations, i.e., the current<br>decreases as temperature increases Due to<br>this particular feature, a uniform temperature<br>distribution and protection against breakdown<br>can be achieved. |
| 5.  | In case of IC fabrication, the BJT requires more<br>space than the FET.                                                                       | 5.  | In case of IC fabrication the FET requires lesser<br>space than the BJT.                                                                                                                                                                                              |
| 6.  | At audio frequencies the BJT offers less power gain.                                                                                          | 6.  | At audio frequencies the FET offers greater<br>power gain.                                                                                                                                                                                                            |
| 7.  | The BJT is a current-controlled device.                                                                                                       | 7.  | The FET is a voltage-controlled device.                                                                                                                                                                                                                               |
| 8.  | The BJT offers low input impedance.                                                                                                           | 8.  | The FET offers high input impedance, therefore, it can be used as a buffer.                                                                                                                                                                                           |
| 9.  | BJT is much noisier than FET.                                                                                                                 | 9.  | FET is less noisy.                                                                                                                                                                                                                                                    |
| 10. | The BJT has offset voltage.                                                                                                                   | 10. | The FET has no offset voltage.                                                                                                                                                                                                                                        |
| 11. | The BJT can also be used as a switch; it is taken to be in the OFF state when operating in the cut off region, and in the ON state when it is | 11. | The FET is particularly useful for its operation as a controlled switch, operating in both the conducting and the non-conducting zones.                                                                                                                               |

operating in the saturation region.